## EE 330 Lecture 41

### **Digital Circuits**

- The Reference Inverter
- Propagation Delay basic characterization
- Device Sizing (Inverter and multiple-input gates)
- Propagation Delay with Multiple Levels of Logic

## Other MOS Logic Families







### Static Power Dissipation in Static CMOS Family



When  $V_{OUT}$  is Low,  $I_{D1}=0$ 

When  $V_{OUT}$  is High,  $I_{D2}=0$ 

Thus, P<sub>STATIC</sub>=0

This is a key property of the static CMOS Logic Family and is the major reason Static CMOS Logic is so dominant



It can be shown that this zero static power dissipation property can be preserved if the PUN is comprised of p-channel devices, the PDN is comprised of n-channel devices and they are never both driven into the conducting states at the same time

### Propagation Delay in Static CMOS Family

Defn: The Propagation Delay of a gate is defined to be the sum of  $t_{LH}$ , and  $t_{LH}$ , that is,  $t_{PROP} = t_{HL} + t_{LH}$ 

$$t_{PROP} = t_{HL} + t_{LH} \cong C_L (R_{PU} + R_{PD})$$

Propagation delay represents a fundamental limit on the speed a gate can be clocked

#### For basic two-inverter cascade in static CMOS logic



In typical process with minimum-sized  $M_1$  and  $M_2$ :

$$t_{PROP} = t_{HL} + t_{LH} \cong 20p \text{ sec}$$

### Propagation Delay in Static CMOS Family



#### Propagation through k levels of logic

$$\begin{split} t_{HL} &\cong t_{HLk} + t_{LH(k-1)} + t_{HL(k-2)} + \bullet \bullet \bullet + t_{XY1} \\ t_{LH} &\cong t_{LHk} + t_{HL(k-1)} + t_{LH(k-2)} + \bullet \bullet \bullet + t_{YX1} \end{split}$$

where x=H and Y=L if k odd and X=L and Y=h if k even

$$t_{PROP} = \sum_{i=1}^{k} t_{PROPk}$$

Will return to propagation delay after we discuss device sizing

### Question:



Why is |V<sub>Tp</sub>| ≈V<sub>Tn</sub>≈V<sub>DD</sub>/5 in many processes?



## Device Sizing





Strategies?



**Degrees of Freedom?** 

Will consider the inverter first

## Device Sizing

- Since not ratio logic, V<sub>H</sub> and V<sub>L</sub> are independent of device sizes for this inverter
- With  $L_1=L_2=L_{min}$ , there are 2 degrees of freedom ( $W_1$  and  $W_2$ )

#### **Sizing Strategies**

- Minimum Size
- Fixed V<sub>TRIP</sub>
- Equal rise-fall times (equal worst-case rise and fall times)
- Minimum power dissipation
- Minimum time required to drive a given load
- Minimum input capacitance



# Review from last lecture Device Sizing

Assume  $V_{Tn}=0.2V_{DD}$ ,  $V_{Tp}=-0.2V_{DD}$ ,  $\mu_n/\mu_p=3$ ,  $L_1=L_2=L_{min}$ 

### Sizing Strategy Summary



| oizing otratogy ourinnary |                                        |                                                                                             |                                                  |
|---------------------------|----------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------|
|                           | Minimum Size                           | $V_{TRIP}=V_{DD}/2$                                                                         | Equal<br>Rise/Fall                               |
| Size                      | $W_n=W_p=W_{min}$<br>$L_p=L_n=L_{min}$ | $\begin{aligned} W_n &= W_{min} \\ W_{p=} &3 W_{min} \\ L_p &= L_n = L_{min} \end{aligned}$ | $W_n=W_{min}$ $W_{p=}3W_{min}$ $L_p=L_n=L_{min}$ |
| t <sub>HL</sub>           | $R_{pd}C_L$                            | $R_{pd}C_L$                                                                                 | $R_{pd}C_L$                                      |
| t <sub>LH</sub>           | $3R_{pd}C_L$                           | $R_{pd}C_L$                                                                                 | $R_{pd}C_L$                                      |
| t <sub>PROP</sub>         | $4R_{pd}C_L$                           | $2R_{pd}C_L$                                                                                | $2R_{pd}C_L$                                     |
| $V_{trip}$                | $V_{TRIP}=0.42V_{DD}$                  | $V_{TRIP}=0.5V_{DD}$                                                                        | $V_{TRIP}=0.5V_{DD}$                             |

- For a fixed load C<sub>L</sub>, the minimum-sized structure has a higher t<sub>PROP</sub> but if the load is another inverter, C<sub>1</sub> will also change so the speed improvements become less apparent
- This will be investigated later

## Digital Circuit Design

- Hierarchical Design
- Basic Logic Gates
- Properties of Logic Families
- Characterization of CMOS Inverter
- Static CMOS Logic Gates
  - Ratio Logic
- Propagation Delay
  - Simple analytical models
  - Elmore Delay
- Sizing of Gates
- The Reference Inverter

- Propagation Delay with Multiple Levels of Logic
- Optimal driving of Large Capacitive Loads
- Power Dissipation in Logic Circuits
  - Other Logic Styles
  - Array Logic
  - Ring Oscillators



### Reference Inverter

#### The reference inverter

Assume 
$$\mu_n/\mu_p=3$$
  $L_n=L_p=L_{MIN}$ 

$$W_n = W_{MIN}, W_p = 3W_n$$



$$C_{REF} = C_{INREF} = 4C_{OX}W_{MIN}L_{MIN}$$

$$R_{\text{PDREF}} = \frac{L_{\text{MIN}}}{\mu_{\text{n}} C_{\text{OX}} W_{\text{MIN}} \left( V_{\text{DD}} \text{-} V_{\text{Tn}} \right)} \quad \overset{V_{\text{Tn}} = .2 V_{\text{DD}}}{=} \quad \frac{L_{\text{MIN}}}{\mu_{\text{n}} C_{\text{OX}} W_{\text{MIN}} \left( 0.8 V_{\text{DD}} \right)}$$

$$R_{\text{PUREF}} = \frac{L_{\text{MIN}}}{\mu_{\text{p}} C_{\text{OX}} 3 W_{\text{MIN}} \left(V_{\text{DD}} + V_{\text{Tp}}\right)} \quad \stackrel{V_{\text{Tp}} = -.2 V_{\text{DD}}}{=} \quad R_{\text{PDREF}}$$

- Have sized the reference inverter with  $W_p/W_n = \mu_n/\mu_p$
- In standard processes, provides V<sub>TRIP</sub> ≈ V<sub>DD</sub>/2 and t<sub>HL</sub> ≈ t<sub>LH</sub>
- Any other sizing strategy could have been used for the reference inverter but this is most convenient

### Reference Inverter

#### The reference inverter pair

Assume  $\mu_n/\mu_p=3$   $L_n=L_p=L_{MIN}$ 

 $W_n = W_{MIN}, W_p = 3W_n$ 

$$V_{DD}$$
 $V_{DD}$ 
 $V_{DD}$ 
 $V_{OUT}$ 
 $V_{OUT}$ 

$$C_{L1} = C_{REF} = 4C_{OX}W_{MIN}L_{MIN}$$

$$t_{REF} = t_{PROPREF} = t_{HLREF} + t_{LHREF} = 2R_{PDREF}C_{REF}$$

### Reference Inverter

Assume  $\mu_n/\mu_p=3$ 



The reference inverter pair

 $W_n = W_{MIN}, W_p = 3W_n$ 



**Summary: parameters defined from reference inverter:** 

$$\begin{split} &C_{\text{REF}} \!=\! 4C_{\text{OX}}W_{\text{MIN}}L_{\text{MIN}} \\ &R_{\text{PDREF}} \!\!=\! \frac{L_{\text{MIN}}}{\mu_{\text{n}}C_{\text{OX}}W_{\text{MIN}}\left(V_{\text{DD}}\!-\!V_{\text{Tn}}\right)} \\ &C_{\text{REF}} \!\!=\!\! 4C_{\text{OX}}W_{\text{MIN}}L_{\text{MIN}} \\ &t_{\text{PROP}} \!\!=\! t_{\text{REF}} \!\!=\! 2R_{\text{PDREF}}C_{\text{REF}} \end{split}$$

### The Reference Inverter



$$R_{PDREF} = R_{PUREF}$$

$$C_{REF} = C_{IN} = 4C_{OX}W_{MIN}L_{MIN}$$

$$R_{PDREF} = \frac{L_{MIN}}{\mu_{n}C_{OX}W_{MIN}(V_{DD}-V_{Tn})} = \frac{L_{MIN}}{\mu_{n}C_{OX}W_{MIN}(0.8V_{DD})}$$

$$t_{HLREF} = t_{LHREF} = R_{PDREF}C_{REF}$$

$$t_{PROP} = t_{REF}$$

$$t_{REF} = t_{HLREF} + t_{LHREF} = 2R_{PDREF}C_{REF}$$

(Note: This  $C_{OX}$  is somewhat larger than that in the 0.5u ON process)

## Digital Circuit Design

- Hierarchical Design
- Basic Logic Gates
- Properties of Logic Families
- Characterization of CMOS Inverter
- Static CMOS Logic Gates
  - Ratio Logic
- Propagation Delay
  - Simple analytical models
  - Elmore Delay
- Sizing of Gates
  - The Reference Inverter

- Propagation Delay with Multiple Levels of Logic
- Optimal driving of Large Capacitive Loads
- Power Dissipation in Logic Circuits
  - Other Logic Styles
  - Array Logic
  - Ring Oscillators



### Recall: Device Sizing

Assume  $V_{Tn}=0.2V_{DD}$ ,  $V_{Tp}=-0.2V_{DD}$ ,  $\mu_n/\mu_p=3$ ,  $L_1=L_2=L_{min}$ 

Sizing Strategy Summary



For a fixed load C<sub>L</sub>, the minimum-sized structure has a higher t<sub>PROP</sub> but if the load is another inverter, C<sub>L</sub> will also change so the speed improvements become less apparent
 This will be investigated later

## **Propagation Delay**

How does the propagation delay compare for a minimum-sized strategy to that of an equal rise/fall sizing strategy?

What loading condition should be considered when addressing this question?

- Fixed load C<sub>L</sub>?
- Driving identical device?
- Does it make any difference?



**Minimum Sized** 

$$W_2 = W_1 = W_{MIN}$$



Reference Inverter (equal rise/fall)

$$W_2 = (\mu_n/\mu_p)W_1, W_1 = W_{MIN}$$
  
 $t_{PROP} = t_{REF}$ 

#### The minimum-sized inverter pair



Assume 
$$\mu_n/\mu_p=3$$
  $L_n=L_p=L_{MIN},~W_n=W_p=W_{MIN}$ 

#### Recall:

$$C_{REF} = 4C_{OX}W_{MIN}L_{MIN}$$

$$R_{\text{PDREF}} = \frac{L_{\text{MIN}}}{\mu_{\text{n}} C_{\text{OX}} W_{\text{MIN}} \left( V_{\text{DD}} - V_{\text{Tm}} \right)}$$

$$t_{PROP\_REF} = 2R_{PDREF}C_{REF}$$

#### For minimum-sized inverter pair:

$$C_{L1}=2C_{OX}W_{MIN}L_{MIN}=0.5C_{REF}$$

$$R_{PD}=R_{PDREF}$$
  $R_{PU}=3R_{PD}=3R_{PDRF}$ 

$$t_{PROP} = t_{HL} + t_{LH} = C_{L1}(R_{PDREF} + 3R_{PDRF}) = .5C_{REF} * 4R_{PDREF} = 2R_{PDREF}C_{REF}$$

$$t_{PROP} = t_{REF}$$

## **Propagation Delay**

How does the propagation delay compare for a minimum-sized strategy

to that of an equal rise/fall sizing strategy?



 $V_{DD}$   $V_{DD}$   $V_{DD}$   $V_{DD}$   $V_{OUT}$   $V_{OUT}$ 

**Minimum Sized** 

 $W_2 = W_1 = W_{MIN}$ 

 $t_{PROP} = t_{REF}$ 

They are the same!

Reference Inverter (equal rise/fall)

 $W_2 = (\mu_n/\mu_p)W_1, W_1 = W_{MIN}$ 

$$t_{PROP} = t_{REF}$$

Even though the  $t_{LH}$  rise time has been reduced with the equal rise/fall sizing strategy, this was done at the expense of an increase in the total load capacitance that resulted in no net change in propagation delay!

## Digital Circuit Design

- Hierarchical Design
- Basic Logic Gates
- Properties of Logic Families
- Characterization of CMOS Inverter
- Static CMOS Logic Gates
  - Ratio Logic
- Propagation Delay
  - Simple analytical models
    - Elmore Delay
- Sizing of Gates
  - The Reference Inverter

- Propagation Delay with Multiple Levels of Logic
- Optimal driving of Large Capacitive Loads
- Power Dissipation in Logic Circuits
  - Other Logic Styles
  - Array Logic
  - Ring Oscillators



Device Sizing  $V_{DD}$  $V_{OUT}$ 

Will consider now the multiple-input gates

Will consider both minimum sizing and equal worst-case rise/fall

Will assume  $C_L$  (not shown)= $C_{REF}$ 

Will initially size so gate drive capability is same as that of ref inverter Note: worst-case has been added since fall time in NOR gates or rise time in NAND gates depends upon how many transistors are conducting

### Fan In

- The Fan In (FI) to an input of a gate device, circuit or interconnect that is capacitive is the input capacitance
- Often this is normalized to some capacitance (typically C<sub>REF</sub> of ref inverter).



$$FI = C_{IN}$$
 alternately  $FI = \frac{C_{IN}}{C_{RFF}}$ 

### Sizing of Multiple-Input Gates

Analysis strategy: Express delays in terms of those of reference inverter



$$\begin{split} \textbf{C}_{\text{IN}} = & \textbf{C}_{\text{REF}} = 4\textbf{C}_{\text{OX}}\textbf{W}_{\text{MIN}}\textbf{L}_{\text{MIN}} \\ \textbf{FI}_{\text{REF}} = & \textbf{C}_{\text{REF}} & \text{alternately} & \textbf{FI}_{\text{REF}} = \frac{\textbf{C}_{\text{IN}}}{\textbf{C}_{\text{REF}}} = 1 \\ & \textbf{R}_{\text{PDREF}} = & \textbf{R}_{\text{PUREF}} = \frac{\textbf{L}_{\text{MIN}}}{\mu_{\text{n}}\textbf{C}_{\text{OX}}\textbf{W}_{\text{MIN}}(\textbf{0.8}\textbf{V}_{\text{DD}})} \\ & \textbf{t}_{\text{HLREF}} = & \textbf{t}_{\text{LHREF}} = \textbf{R}_{\text{PDREF}}\textbf{C}_{\text{REF}} \\ & \textbf{t}_{\text{REF}} = & \textbf{t}_{\text{HLREF}} + \textbf{t}_{\text{LHREF}} = 2\textbf{R}_{\text{PDREF}}\textbf{C}_{\text{REF}} \end{split}$$

#### **Multiple Input Gates:**

#### 2-input NOR

#### 2-input NAND

#### k-input NOR

#### k-input NAND









Equal Worst Case Rise/Fall (and equal to that of ref inverter when driving CREF)

$$W_n=?$$

$$W_p = ?$$

Fastest response  $(t_{HL} \text{ or } t_{LH}) = ?$ 

Worst case response ( $t_{PROP}$ , usually of most interest)?

Input capacitance (FI) = ?

Minimum Sized (assume driving a load of CREF)

$$W_n = W_{min}$$

$$W_p = W_{min}$$

Fastest response  $(t_{HL} \text{ or } t_{LH}) = ?$ 

Slowest response  $(t_{HL} \text{ or } t_{LH}) = ?$ 

Worst case response ( $t_{PROP}$ , usually of most interest)?

Input capacitance (FI) = ?

Equal Worst Case Rise/Fall (and equal to that of ref inverter when driving CREF)

#### **Multiple Input Gates: 2-input NOR**

(n-channel devices sized same, p-channel devices sized the same) Assume  $L_n = L_p = L_m$  and driving a load of  $C_{REF}$ 

$$W_n=?$$

#### **DERIVATIONS**

$$W_p = ?$$

Input capacitance = ?



$$W_n = W_{MIN}$$

$$W_p = 6W_{MIN}$$

 $C_{INA} = C_{INB} = C_{OX} W_{MIN} L_{MIN} + 6C_{OX} W_{MIN} L_{MIN} = 7C_{OX} W_{MIN} L_{MIN} = \left(\frac{7}{4}\right) 4C_{OX} W_{MIN} L_{MIN} = \left(\frac{7}{4}\right) C_{REF}$ 

$$FI = \left(\frac{7}{4}\right) C_{REF}$$
 or  $FI = \frac{7}{4}$ 

$$t_{PROP} = t_{REF}$$
 (worst case)

Equal Worst Case Rise/Fall | (and equal to that of ref inverter when driving C<sub>REF</sub>)

 $V_{DD}$ 



(n-channel devices sized same, p-channel devices sized the same) Assume L<sub>n</sub>=L<sub>p</sub>=Lmin and driving a load of C<sub>REF</sub>

$$W_n=?$$

 $W_p = ?$ 

Input capacitance = ?

t<sub>PROP</sub>=? (worst case)

#### $W_n = W_{MIN}$

$$W_p = 6W_{MIN}$$

#### **DERIVATIONS**

One degree of freedom was used to satisfy the constraint indicated

Other degree of freedom was used to achieve equal rise and fall times

$$C_{INA} = C_{INB} = C_{OX} W_{MIN} L_{MIN} + 6C_{OX} W_{MIN} L_{MIN} = 7C_{OX} W_{MIN} L_{MIN} = \left(\frac{7}{4}\right) 4C_{OX} W_{MIN} L_{MIN} = \left(\frac{7}{4}\right) C_{REF}$$

$$FI = \left(\frac{7}{4}\right) C_{REF}$$
 or  $FI = \frac{7}{4}$ 

$$t_{PROP} = t_{REF}$$
 (worst case)

Equal Worst Case Rise/Fall (and equal to that of ref inverter when driving CREF)

Multiple Input Gates: k-input NOR

Wn=?

Wp=?

Input capacitance = ?

FI=?

t<sub>PROP</sub>=?

 $W_n = W_{MIN}$ 

 $W_p = 3kW_{MIN}$ 

$$A_{k} \longrightarrow M_{2k}$$

$$A_{2} \longrightarrow M_{22}$$

$$A_{1} \longrightarrow M_{21}$$

$$A_{2} \longrightarrow M_{12}$$

$$A_{3} \longrightarrow M_{1k}$$

$$C_{\text{INX}} = C_{\text{OX}} W_{\text{MIN}} L_{\text{MIN}} + 3kC_{\text{OX}} W_{\text{MIN}} L_{\text{MIN}} = \left(3k+1\right) C_{\text{OX}} W_{\text{MIN}} L_{\text{MIN}} = \left(\frac{3k+1}{4}\right) 4C_{\text{OX}} W_{\text{MIN}} L_{\text{MIN}} = \left(\frac{3k+1}{4}\right) C_{\text{REF}}$$

$$FI = \left(\frac{3k+1}{4}\right) C_{REF}$$
 or  $FI = \frac{3k+1}{4}$ 

$$t_{PROP} = t_{REF}$$

Equal Worst Case Rise/Fall (and equal to that of ref inverter when driving CREF)

#### Multiple Input Gates: 2-input NAND

Wn=?

**DERIVATIONS** 

Wp=?

Input capacitance = ?

**FI=?** 

$$t_{PROP}=?$$

$$W_n = 2W_{MIN}$$

$$W_p = 3W_{MIN}$$

$$C_{INA} = C_{INB} = 2C_{OX}W_{MIN}L_{MIN} + 3C_{OX}W_{MIN}L_{MIN} = \left(5\right)C_{OX}W_{MIN}L_{MIN} = \left(\frac{5}{4}\right)4C_{OX}W_{MIN}L_{MIN} = \left(\frac{5}{4}\right)C_{REF}$$

$$FI = \left(\frac{5}{4}\right) C_{REF}$$
 or  $FI = \frac{5}{4}$ 

$$Fl = \frac{5}{4}$$

$$t_{PROP} = t_{REF}$$



Equal Worst Case Rise/Fall (and equal to that of ref inverter when driving C<sub>REF</sub>)

**Multiple Input Gates:** 

k-input NAND

#### **DERIVATIONS**

Wn=?

Wp=?

Input capacitance = ?

FI=?

t<sub>PROP</sub>=?

 $A_1 \longrightarrow M_{21}$   $A_k \longrightarrow M_{1k}$   $A_2 \longrightarrow M_{2k}$   $A_1 \longrightarrow M_{1k}$ 

$$W_n = kW_{MIN}$$

$$W_p = 3W_{MIN}$$

$$C_{INX} = kC_{OX}W_{MIN}L_{MIN} + 3C_{OX}W_{MIN}L_{MIN} = \left(3+k\right)C_{OX}W_{MIN}L_{MIN} = \left(\frac{3+k}{4}\right)4C_{OX}W_{MIN}L_{MIN} = \left(\frac{3+k}{4}\right)C_{REF}$$

$$FI = \left(\frac{3+k}{4}\right) C_{REF}$$
 or  $FI = \frac{3+k}{4}$ 

$$t_{PROP} = t_{REF}$$

#### **Comparison of NAND and NOR Gates**



$$W_p = 3kW_{MIN}$$

$$C_{INX} = \left(\frac{3k+1}{4}\right)C_{REF}$$

$$FI = \left(\frac{3k+1}{4}\right) C_{REF}$$
 or  $FI = \frac{3k+1}{4}$ 

$$t_{PROP} = t_{REF}$$



$$W_p = 3W_{MIN}$$

$$C_{INX} = \left(\frac{3+k}{4}\right) C_{REF}$$

$$FI = \left(\frac{3+k}{4}\right) C_{REF}$$
 or  $FI = \frac{3+k}{4}$ 

$$t_{PROP} = t_{REF}$$

#### Equal Worse-Case Rise/Fall Device Sizing Strategy

-- (same as V<sub>TRIP</sub>=V<sub>DD</sub>/2 for worst case delay in typical process considered in example)

### Assume $\mu_n/\mu_p=3$

$$L_n = L_p = L_{MIN}$$





#### k-input NOR

$$W_n = W_{MIN}, W_p = 3W_{MIN}$$

$$C_{IN} = C_{REE}$$

INV

$$W_n = W_{MIN}, W_p = 3kW_{MIN}$$

$$C_{IN} = \left(\frac{3k+1}{4}\right)C_{REF}$$

$$FI = \left(\frac{3k+1}{4}\right)$$



#### k-input NAND

$$W_n = kW_{MIN}, W_p = 3W_{MIN}$$

$$C_{IN} = \left(\frac{3+k}{4}\right)C_{REF}$$

$$\mathsf{FI} = \left(\frac{3+\mathsf{k}}{4}\right)$$

#### **Multiple Input Gates:**

#### 2-input NOR

#### 2-input NAND

#### k-input NOR

#### k-input NAND









Equal Worst Case Rise/Fall (and equal to that of ref inverter when driving C<sub>REF</sub>)

Fastest response  $(t_{HL} \text{ or } t_{LH}) = ?$ 

Worst case response ( $t_{PROP}$ , usually of most interest)?

Input capacitance (FI) = ?



**Minimum Sized** (assume driving a load of  $C_{REF}$ )

Wn=Wmin

Wp=Wmin

Fastest response  $(t_{HI} \text{ or } t_{IH}) = ?$ 

Slowest response  $(t_{HL} \text{ or } t_{LH}) = ?$ 

Worst case response ( $t_{PROP}$ , usually of most interest)?

Input capacitance (FI) = ?



Input capacitance (FI) = ?

$$C_{IN} = C_{OX}W_nL_n + C_{OX}W_pL_p = C_{OX}W_{min}L_{min} + C_{OX}W_{min}L_{min} = 2C_{ox}W_{min}L_{min} = \frac{C_{REF}}{2}$$

$$FI = \frac{1}{2}$$

Fastest response  $(t_{HL} \text{ or } t_{HL}) = ?$ 

Slowest response  $(t_{HL} \text{ or } t_{HL}) = ?$ 

Worst case response ( $t_{PROP}$ , usually of most interest)?

### Device Sizing – minimum size driving CREF



#### INV

$$t_{PROP} = ?$$

$$\mathbf{t}_{\text{PROP}} = 0.5t_{\text{REF}} + \frac{3}{2}t_{\text{REF}}$$

$$t_{PROP} = 2t_{REF}$$

$$FI = \frac{C_{REF}}{2}$$

$$R_{PU} = R_{PD} = R_{PDREF}$$



$$t_{PROP} = ?$$

$$t_{PROP} = 0.5t_{REF} + \frac{3k}{2}t_{REF}$$

$$\mathbf{t}_{\text{PROP}} = \left(\frac{3k+1}{2}\right) t_{REF}$$

$$FI = \frac{C_{REF}}{2}$$

$$R_{PD} = R_{PDREF}$$
  $R_{PU} = 3kR_{PDREF}$ 



#### k-input NAND

$$t_{PROP} = ?$$

$$t_{PROP} = \frac{3}{2}t_{REF} + \frac{k}{2}t_{REF}$$

$$t_{PROP} = \frac{3+k}{2}t_{REF}$$

$$FI = \frac{C_{REF}}{2}$$

$$R_{PD} = 3R_{PDREF}$$
  $R_{PU} = 3R_{PDREF}$ 

$$R_{PU} = 3R_{PDRF}$$

## Device Sizing Summary



 $C_{\text{IN}}$  for  $N_{\text{AND}}$  gates is considerably smaller than for NOR gates for equal worst-case rise and fall times

 $C_{\rm IN}$  for minimulm-sized structures is independent of number of inputs and much smaller than  $C_{\rm IN}$  for the equal rise/fall time case

R<sub>PII</sub> gets very large for minimum-sized NOR gate

# End of Lecture 41